Mixed-Signal Verification Engineer
Apply NowCompany: Apple
Location: Sunnyvale, CA 94087
Description:
Summary
Would you like to join Apple's growing wireless silicon development team? Our wireless SOC organization is responsible for all aspects of wireless silicon development with a particular emphasis on highly energy efficient design and new technologies that transform the user experience at the product level, all of which is driven by a world-class vertically integrated engineering team spanning RF/Analog architecture and design, Systems/PHY/MAC architecture and design, VLSI/RTL design and integration, Emulation, Design Verification, Test and Validation, and FW/SW engineering.
In this role, you will be verifying RF/Mixed-Signal blocks and SOCs using SystemVerilog to create testbenches, checkers, models and tests. You will build and execute test plans to meet project schedule and metric requirements, including coverage metrics. If you enjoy a fast-paced and challenging environment, collaborate with people across different functional areas, and thrive during aggressive schedules, we encourage you to apply.
Description
In this role, core responsibilities include, but are not limited to the following:
Review specifications and collaborate with the Design Team to extract features, define and execute verification plan.
Develop top/block level Mixed Signal and Digital testbench and generate directed/ constrained random tests in a UVM framework.
Build and reuse real numbered analog behavioral models of the Analog and Mixed Signal Circuits
Build and reuse monitors, and checkers for RF, Mixed-Signal and Digital blocks.
Debug failures, fix testbench/model/checker issues, manage bug tracking, and analyze and close coverage.
Write scripts for automation of flow.
Improve Mixed Signal verification methodology.
Would you like to join Apple's growing wireless silicon development team? Our wireless SOC organization is responsible for all aspects of wireless silicon development with a particular emphasis on highly energy efficient design and new technologies that transform the user experience at the product level, all of which is driven by a world-class vertically integrated engineering team spanning RF/Analog architecture and design, Systems/PHY/MAC architecture and design, VLSI/RTL design and integration, Emulation, Design Verification, Test and Validation, and FW/SW engineering.
In this role, you will be verifying RF/Mixed-Signal blocks and SOCs using SystemVerilog to create testbenches, checkers, models and tests. You will build and execute test plans to meet project schedule and metric requirements, including coverage metrics. If you enjoy a fast-paced and challenging environment, collaborate with people across different functional areas, and thrive during aggressive schedules, we encourage you to apply.
Description
In this role, core responsibilities include, but are not limited to the following:
Review specifications and collaborate with the Design Team to extract features, define and execute verification plan.
Develop top/block level Mixed Signal and Digital testbench and generate directed/ constrained random tests in a UVM framework.
Build and reuse real numbered analog behavioral models of the Analog and Mixed Signal Circuits
Build and reuse monitors, and checkers for RF, Mixed-Signal and Digital blocks.
Debug failures, fix testbench/model/checker issues, manage bug tracking, and analyze and close coverage.
Write scripts for automation of flow.
Improve Mixed Signal verification methodology.